Raspberry Pi /RP2350 /ADC /FCS

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as FCS

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (EN)EN 0 (SHIFT)SHIFT 0 (ERR)ERR 0 (DREQ_EN)DREQ_EN 0 (EMPTY)EMPTY 0 (FULL)FULL 0 (UNDER)UNDER 0 (OVER)OVER 0LEVEL0THRESH

Description

FIFO control and status

Fields

EN

If 1: write result to the FIFO after each conversion.

SHIFT

If 1: FIFO results are right-shifted to be one byte in size. Enables DMA to byte buffers.

ERR

If 1: conversion error bit appears in the FIFO alongside the result

DREQ_EN

If 1: assert DMA requests when FIFO contains data

EMPTY
FULL
UNDER

1 if the FIFO has been underflowed. Write 1 to clear.

OVER

1 if the FIFO has been overflowed. Write 1 to clear.

LEVEL

The number of conversion results currently waiting in the FIFO

THRESH

DREQ/IRQ asserted when level >= threshold

Links

() ()